

# Automotive Grade Non-Synchronous Boost Controller

## NCV8870

The NCV8870 is an adjustable output non-synchronous boost controller which drives an external N-channel MOSFET. The device uses peak current mode control with internal slope compensation. The IC incorporates an internal regulator that supplies charge to the gate driver.

Protection features include internally-set soft-start, undervoltage lockout, cycle-by-cycle current limiting, hiccup-mode short-circuit protection and thermal shutdown.

Additional features include low quiescent current sleep mode and externally-synchronizable switching frequency.

### Features

- Peak Current Mode Control with Internal Slope Compensation
- 1.2 V  $\pm 2\%$  Reference voltage
- Fixed Frequency Operation
- Wide Input Voltage Range of 3.2 V to 40 Vdc, 45 V Load Dump
- Input Undervoltage Lockout (UVLO)
- Internal Soft-Start
- Low Quiescent Current in Sleep Mode
- Cycle-by-Cycle Current Limit Protection
- Hiccup-Mode Overcurrent Protection (OCP)
- Hiccup-Mode Short-Circuit Protection (SCP)
- Thermal Shutdown (TSD)
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This is a Pb-Free Device



SOIC-8  
D SUFFIX  
CASE 751

### MARKING DIAGRAM



(Top View)

8870xxG = Specific Device Code

xx = 01

A = Assembly Location

L = Wafer Lot

Y = Year

W = Work Week

▪ = Pb-Free Package

### PIN CONNECTIONS



### ORDERING INFORMATION

| Device         | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|-----------------------|
| NCV887001D1R2G | SOIC-8<br>(Pb-Free) | 2500 /<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



**Figure 1. Simplified Block Diagram and Application Schematic**

## PACKAGE PIN DESCRIPTIONS

| Pin No. | Pin Symbol | Function                                                                                                                                                                                               |
|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | EN/SYNC    | Enable and synchronization input. The falling edge synchronizes the internal oscillator. The part is disabled into sleep mode when this pin is brought low for longer than the enable time-out period. |
| 2       | ISNS       | Current sense input. Connect this pin to the source of the external N-MOSFET, through a current-sense resistor to ground to sense the switching current for regulation and current limiting.           |
| 3       | GND        | Ground reference.                                                                                                                                                                                      |
| 4       | GDRV       | Gate driver output. Connect to gate of the external N-MOSFET. A series resistance can be added from GDRV to the gate to tailor EMC performance.                                                        |
| 5       | VDRV       | Driving voltage. Internally-regulated supply for driving the external N-MOSFET, sourced from VIN. Bypass with a 1.0 $\mu$ F ceramic capacitor to ground.                                               |
| 6       | VIN        | Input voltage. If bootstrapping operation is desired, connect a diode from the input supply to VIN, in addition to a diode from the output voltage to VDRV and/or VIN.                                 |
| 7       | VC         | Output of the voltage error amplifier. An external compensator network from VC to GND is used to stabilize the converter.                                                                              |
| 8       | VFB        | Output voltage feedback. A resistor from the output voltage to VFB with another resistor from VFB to GND creates a voltage divider for regulation and programming of the output voltage.               |

**ABSOLUTE MAXIMUM RATINGS** (Voltages are with respect to GND, unless otherwise indicated)

| Rating                                                                 | Value       | Unit |
|------------------------------------------------------------------------|-------------|------|
| Dc Supply Voltage (VIN)                                                | -0.3 to 40  | V    |
| Peak Transient Voltage (Load Dump on VIN)                              | 45          | V    |
| Dc Supply Voltage (VDRV, GDRV)                                         | 12          | V    |
| Peak Transient Voltage (VFB)                                           | -0.3 to 6   | V    |
| Dc Voltage (VC, VFB, ISNS)                                             | -0.3 to 3.6 | V    |
| Dc Voltage (EN/SYNC)                                                   | -0.3 to 6   | V    |
| Dc Voltage Stress (VIN – VDRV)*                                        | -0.7 to 40  | V    |
| Operating Junction Temperature                                         | -40 to 150  | °C   |
| Storage Temperature Range                                              | -65 to 150  | °C   |
| Peak Reflow Soldering Temperature: Pb-Free, 60 to 150 seconds at 217°C | 265 peak    | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*An external diode from the input to the VIN pin is required if bootstrapping VDRV and VIN off of the output voltage.

## PACKAGE CAPABILITIES

| Characteristic             |                                   | Value                                         | Unit    |
|----------------------------|-----------------------------------|-----------------------------------------------|---------|
| ESD Capability (All Pins)  | Human Body Model<br>Machine Model | $\geq 2.0$<br>$\geq 200$                      | kV<br>V |
| Moisture Sensitivity Level |                                   | 1                                             | -       |
| Package Thermal Resistance |                                   | Junction-to-Ambient, $R_{\theta JA}$ (Note 1) | 100     |
| °C/W                       |                                   |                                               |         |

1. 1 in<sup>2</sup>, 1 oz copper area used for heatsinking.

## Device Variations

The NCV8870 features several variants to better fit a multitude of applications. The table below shows the typical

values of parameters for the parts that are currently available.

## TYPICAL VALUES

| Part No.  | D <sub>max</sub> | f <sub>s</sub> | t <sub>ss</sub> | S <sub>a</sub> | V <sub>cl</sub> | I <sub>src</sub> | I <sub>sink</sub> | V <sub>DRV</sub> | SCE |
|-----------|------------------|----------------|-----------------|----------------|-----------------|------------------|-------------------|------------------|-----|
| NCV887001 | 93%              | 100 kHz        | 13 ms           | 33 mV/μs       | 400 mV          | 800 mA           | 600 mA            | 10.5 V           | Y   |

## DEFINITIONS

| Symbol            | Characteristic             | Symbol           | Characteristic             | Symbol           | Characteristic              |
|-------------------|----------------------------|------------------|----------------------------|------------------|-----------------------------|
| D <sub>max</sub>  | Maximum Duty Cycle         | f <sub>s</sub>   | Switching Frequency        | t <sub>ss</sub>  | Soft-Start Time             |
| S <sub>a</sub>    | Slope Compensating Ramp    | V <sub>cl</sub>  | Current Limit Trip Voltage | I <sub>src</sub> | Gate Drive Sourcing Current |
| I <sub>sink</sub> | Gate Drive Sinking Current | V <sub>DRV</sub> | Drive Voltage              | SCE              | Short Circuit Enable        |

## ELECTRICAL CHARACTERISTICS

( $-40^{\circ}\text{C} < T_J < 150^{\circ}\text{C}$ ,  $3.2 \text{ V} < V_{IN} < 40 \text{ V}$ , unless otherwise specified) Min/Max values are guaranteed by test, design or statistical correlation.

| Characteristic | Symbol | Conditions | Min | Typ | Max | Unit |
|----------------|--------|------------|-----|-----|-----|------|
|----------------|--------|------------|-----|-----|-----|------|

## GENERAL

|                                                |                      |                                                                                       |   |     |     |    |
|------------------------------------------------|----------------------|---------------------------------------------------------------------------------------|---|-----|-----|----|
| Quiescent Current, Sleep Mode                  | I <sub>q,sleep</sub> | $V_{IN} = 13.2 \text{ V}$ , EN = 0, $T_J = 25^{\circ}\text{C}$                        | - | 2.0 | -   | μA |
| Quiescent Current, Sleep Mode                  | I <sub>q,sleep</sub> | $V_{IN} = 13.2 \text{ V}$ , EN = 0, $-40^{\circ}\text{C} < T_J < 125^{\circ}\text{C}$ | - | 2.0 | 6.0 | μA |
| Quiescent Current, No switching                | I <sub>q,off</sub>   | Into VIN pin, EN = 1, No Switching                                                    | - | 1.5 | 2.5 | mA |
| Quiescent Current, Switching, Normal Operation | I <sub>q,on</sub>    | Into VIN pin, EN = 1, Switching                                                       | - | 3.0 | 6.0 | mA |

## OSCILLATOR

|                         |                     |                                                                                            |      |     |      |       |
|-------------------------|---------------------|--------------------------------------------------------------------------------------------|------|-----|------|-------|
| Minimum Pulse Width     | t <sub>on,min</sub> |                                                                                            | 200  | 250 | 300  | ns    |
| Maximum Duty Cycle      | D <sub>max</sub>    | NCV887001                                                                                  | 91   | 93  | 95   | %     |
| Switching Frequency     | f <sub>s</sub>      | NCV887001                                                                                  | 90   | 100 | 110  | kHz   |
| Soft-Start Time         | t <sub>ss</sub>     | From start of switching with $V_{FB} = 0$ until reference voltage = $V_{REF}$<br>NCV887001 | 10.5 | 13  | 15.5 | ms    |
| Soft-Start Delay        | t <sub>ss,dly</sub> | From EN → 1 until start of switching with $V_{FB} = 0$                                     | -    | 720 | 840  | μs    |
| Slope Compensating Ramp | S <sub>a</sub>      | NCV887001                                                                                  | 28   | 33  | 38   | mV/μs |

**ELECTRICAL CHARACTERISTICS** (continued)(-40°C < T<sub>J</sub> < 150°C, 3.2 V < V<sub>IN</sub> < 40 V, unless otherwise specified) Min/Max values are guaranteed by test, design or statistical correlation.

| Characteristic                                              | Symbol                 | Conditions                                                                                                        | Min   | Typ   | Max   | Unit |
|-------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| <b>ENABLE/SYNCHRONIZATION</b>                               |                        |                                                                                                                   |       |       |       |      |
| EN/SYNC Pull-down Current                                   | I <sub>EN/SYNC</sub>   | V <sub>EN/SYNC</sub> = 5 V                                                                                        | –     | 5.0   | 10    | µA   |
| EN/SYNC Input High Voltage                                  | V <sub>s,ih</sub>      | V <sub>IN</sub> > V <sub>UVLO</sub>                                                                               | 2.0   | –     | 5.0   | V    |
| EN/SYNC Input Low Voltage                                   | V <sub>s,il</sub>      |                                                                                                                   | 0     | –     | 800   | mV   |
| EN/SYNC Time-out Ratio                                      | %t <sub>en</sub>       | From SYNC falling edge, to oscillator control (EN high) or shutdown (EN low), Percent of typical switching period | –     | –     | 350   | %    |
| SYNC Minimum Frequency Ratio                                | %f <sub>sync,min</sub> | Percent of f <sub>s</sub>                                                                                         | –     | –     | 80    | %    |
| SYNC Maximum Frequency                                      | f <sub>sync,max</sub>  |                                                                                                                   | 1.1   | –     | –     | MHz  |
| Synchronization Delay                                       | t <sub>s,dly</sub>     | From SYNC falling edge to GDRV falling edge under open loop conditions                                            | –     | 50    | 100   | ns   |
| Synchronization Duty Cycle                                  | D <sub>sync</sub>      |                                                                                                                   | 25    | –     | 75    | %    |
| <b>CURRENT SENSE AMPLIFIER</b>                              |                        |                                                                                                                   |       |       |       |      |
| Low-frequency Gain                                          | A <sub>csa</sub>       | Input-to-output gain at dc, ISNS ≤ 1 V                                                                            | 0.9   | 1.0   | 1.1   | V/V  |
| Bandwidth                                                   | BW <sub>csa</sub>      | Gain of A <sub>csa</sub> – 3 dB                                                                                   | 2.5   | –     | –     | MHz  |
| ISNS Input Bias Current                                     | I <sub>sns,bias</sub>  | Out of ISNS pin                                                                                                   | –     | 30    | 50    | µA   |
| Current Limit Threshold Voltage                             | V <sub>cl</sub>        | Voltage on ISNS pin NCV887001                                                                                     | 360   | 400   | 440   | mV   |
| Current Limit, Response Time                                | t <sub>cl</sub>        | CL tripped until GDRV falling edge, V <sub>ISNS</sub> = V <sub>cl</sub> (typ) + 60 mV                             | –     | 80    | 125   | ns   |
| Overcurrent Protection, Threshold Voltage                   | %V <sub>ocp</sub>      | Percent of V <sub>cl</sub>                                                                                        | 125   | 150   | 175   | %    |
| Overcurrent Protection, Response Time                       | t <sub>ocp</sub>       | From overcurrent event, Until switching stops, V <sub>ISNS</sub> = V <sub>OCP</sub> + 40 mV                       | –     | 80    | 125   | ns   |
| <b>VOLTAGE ERROR OPERATIONAL TRANSCONDUCTANCE AMPLIFIER</b> |                        |                                                                                                                   |       |       |       |      |
| Transconductance                                            | g <sub>m,vea</sub>     | V <sub>FB</sub> – V <sub>ref</sub> = ±20 mV                                                                       | 0.8   | 1.2   | 1.63  | µS   |
| VEA Output Resistance                                       | R <sub>o,vea</sub>     |                                                                                                                   | 2.0   | –     | –     | MΩ   |
| VFB Input Bias Current                                      | I <sub>vfb,bias</sub>  | Current out of VFB pin                                                                                            | –     | 0.5   | 2.0   | µA   |
| Reference Voltage                                           | V <sub>ref</sub>       |                                                                                                                   | 1.176 | 1.200 | 1.224 | V    |
| VEA Maximum Output Voltage                                  | V <sub>c,max</sub>     |                                                                                                                   | 2.5   | –     | –     | V    |
| VEA Minimum Output Voltage                                  | V <sub>c,min</sub>     |                                                                                                                   | –     | –     | 0.3   | V    |
| VEA Sourcing Current                                        | I <sub>src,vea</sub>   | VEA output current, V <sub>c</sub> = 2.0 V                                                                        | 80    | 100   | –     | µA   |
| VEA Sinking Current                                         | I <sub>snk,vea</sub>   | VEA output current, V <sub>c</sub> = 0.7 V                                                                        | 80    | 100   | –     | µA   |
| <b>GATE DRIVER</b>                                          |                        |                                                                                                                   |       |       |       |      |
| Sourcing Current                                            | I <sub>src</sub>       | V <sub>DRV</sub> ≥ 6 V, V <sub>DRV</sub> – V <sub>GDRV</sub> = 2 V NCV887001                                      | 600   | 800   | –     | mA   |
| Sinking Current                                             | I <sub>sink</sub>      | V <sub>GDRV</sub> ≥ 2 V NCV887001                                                                                 | 500   | 600   | –     | mA   |
| Driving Voltage Dropout                                     | V <sub>drv,do</sub>    | V <sub>IN</sub> – V <sub>DRV</sub> , I <sub>DRV</sub> = 10 mA                                                     | –     | 0.2   | 0.35  | V    |
| Driving Voltage Source Current                              | I <sub>drv</sub>       | V <sub>IN</sub> – V <sub>DRV</sub> = 1 V                                                                          | 10    | 15    | –     | mA   |
| Backdrive Diode Voltage Drop                                | V <sub>d,bd</sub>      | V <sub>DRV</sub> – V <sub>IN</sub> , I <sub>d,bd</sub> = 5 mA                                                     | –     | –     | 0.7   | V    |
| Driving Voltage                                             | V <sub>DRV</sub>       | I <sub>DRV</sub> = 0.1 – 25 mA NCV887001                                                                          | 10    | 10.5  | 11    | V    |
| Pull-down resistance                                        | R <sub>pd</sub>        |                                                                                                                   | –     | 15    | –     | kΩ   |

**ELECTRICAL CHARACTERISTICS** (continued)(-40°C < T<sub>J</sub> < 150°C, 3.2 V < V<sub>IN</sub> < 40 V, unless otherwise specified) Min/Max values are guaranteed by test, design or statistical correlation.

| Characteristic | Symbol | Conditions | Min | Typ | Max | Unit |
|----------------|--------|------------|-----|-----|-----|------|
|----------------|--------|------------|-----|-----|-----|------|

**UVLO**

|                                          |                       |                         |     |     |     |    |
|------------------------------------------|-----------------------|-------------------------|-----|-----|-----|----|
| Undervoltage Lock-out, Threshold Voltage | V <sub>uvlo</sub>     | V <sub>IN</sub> falling | 3.0 | 3.1 | 3.2 | V  |
| Undervoltage Lock-out, Hysteresis        | V <sub>uvlo,hys</sub> | V <sub>IN</sub> rising  | 50  | 125 | 200 | mV |

**SHORT CIRCUIT PROTECTION**

|                                 |                       |                                                                  |     |     |     |    |
|---------------------------------|-----------------------|------------------------------------------------------------------|-----|-----|-----|----|
| Startup Blanking Period         | %t <sub>scp,dly</sub> | From start of soft-start, Percent of t <sub>ss</sub>             | 100 | 120 | 150 | %  |
| Hiccup-mode Period              | %t <sub>hcp,dly</sub> | From shutdown to start of soft-start, Percent of t <sub>ss</sub> | 65  | 80  | 95  | %  |
| Short Circuit Threshold Voltage | %V <sub>scp</sub>     | V <sub>FB</sub> as percent of V <sub>ref</sub>                   | 60  | 67  | 75  | %  |
| Short Circuit Delay             | t <sub>scp</sub>      | From V <sub>FB</sub> < V <sub>scp</sub> to stop switching        | –   | 35  | 100 | ns |

**THERMAL SHUTDOWN**

|                             |                     |                                                         |     |     |     |    |
|-----------------------------|---------------------|---------------------------------------------------------|-----|-----|-----|----|
| Thermal Shutdown Threshold  | T <sub>sd</sub>     | T <sub>J</sub> rising                                   | 160 | 170 | 180 | °C |
| Thermal Shutdown Hysteresis | T <sub>sd,hys</sub> | T <sub>J</sub> falling                                  | 10  | 15  | 20  | °C |
| Thermal Shutdown Delay      | t <sub>sd,dly</sub> | From T <sub>J</sub> > T <sub>sd</sub> to stop switching | –   | –   | 100 | ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2. Sleep Current vs. Input Voltage



Figure 3. Sleep Current vs. Temperature



Figure 4. Quiescent Current vs. Temperature



Figure 5. Minimum On Time vs. Temperature



Figure 6. Normalized Current Limit vs. Temperature



Figure 7. Reference Voltage vs. Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Enable Pulldown Current vs. Voltage



Figure 9. Enable Pulldown Current vs. Temperature

## THEORY OF OPERATION



Figure 10. Current Mode Control Schematic

## Current Mode Control

The NCV8870 incorporates a current mode control scheme, in which the PWM ramp signal is derived from the power switch current. This ramp signal is compared to the output of the error amplifier to control the on-time of the power switch. The oscillator is used as a fixed-frequency clock to ensure a constant operational frequency. The resulting control scheme features several advantages over conventional voltage mode control. First, derived directly from the inductor, the ramp signal responds immediately to line voltage changes. This eliminates the delay caused by the output filter and the error amplifier, which is commonly

found in voltage mode controllers. The second benefit comes from inherent pulse-by-pulse current limiting by merely clamping the peak switching current. Finally, since current mode commands an output current rather than voltage, the filter offers only a single pole to the feedback loop. This allows for a simpler compensation.

The NCV8870 also includes a slope compensation scheme in which a fixed ramp generated by the oscillator is added to the current ramp. A proper slope rate is provided to improve circuit stability without sacrificing the advantages of current mode control.

### Current Limit

The NCV8870 features two current limit protections, peak current mode and over current latch off. When the current sense amplifier detects a voltage above the peak current limit between ISNS and GND after the current limit leading edge blanking time, the peak current limit causes the power switch to turn off for the remainder of the cycle. Set the current limit with a resistor from ISNS to GND, with  $R = V_{CL} / I_{limit}$ .

If the voltage across the current sense resistor exceeds the over current threshold voltage the device enters over current hiccup mode. The device will remain off for the hiccup time and then go through the soft-start procedure.

### Short Circuit Protection

If the short circuit enable bit is set (SCE = Y) the device will attempt to protect the power MOSFET from damage. When the output voltage falls below the short circuit trip voltage, after the initial short circuit blanking time, the device enters short circuit latch off. The device will remain off for the hiccup time and then go through the soft-start.

### EN/SYNC

The Enable/Synchronization pin has three modes. When a dc logic high (CMOS/TTL compatible) voltage is applied to this pin the NCV8870 operates at the programmed frequency. When a dc logic low voltage is applied to this pin the NCV8870 enters a low quiescent current sleep mode. When a square wave of at least  $f_{sync,min}$  of the free running switching frequency is applied to this pin, the switcher operates at the same frequency as the square wave. If the signal is slower than this, it will be interpreted as enabling and disabling the part. The falling edge of the square wave corresponds to the start of the switching cycle. If device is disabled, it must be disabled for 70  $\mu$ s before being re-enabled.

As VIN ramps up from 0 V, and EN/SYNC is low (0 V), all die internal voltage rails are normally 0 V. If VIN of sufficient amplitude and a high slew rate is applied, these internal voltage rails may elevate momentarily due to die parasitic coupling. Elevation of the rails can inadvertently

cause an internal power-on reset (POR) circuit and some internal logic to momentarily activate. With EN/SYNC is held low during VIN ramp, the internal voltage rails and the POR circuit will decay down to 0 V. If EN/SYNC asserts high before decay of the POR circuit, the logic could become stuck in an invalid state (no switching). To avoid the possibility for such a power up issue, the EN/SYNC signal should be applied a minimum of 500  $\mu$ s after application of voltage on VIN.

If the VIN pin voltage falls below VUVLO when EN/SYNC pin is at logic-high, the IC may not power up when VIN returns back above the UVLO. To resume a normal operating state, the EN/SYNC pin must be cycled with a single logic-low to logic-high transition.

### UVLO

Input Undervoltage Lockout (UVLO) is provided to ensure that unexpected behavior does not occur when VIN is too low to support the internal rails and power the controller. The IC will start up when enabled and VIN surpasses the UVLO threshold plus the UVLO hysteresis and will shut down when VIN drops below the UVLO threshold or the part is disabled.

To avoid any lock state under UVLO conditions, the EN/SYNC pin should be in logic-low state. For further details, please refer to EN/SYNC paragraph.

### Internal Soft-Start

To insure moderate inrush current and reduce output overshoot, the NCV8870 features a soft start which charges a capacitor with a fixed current to ramp up the reference voltage. This fixed current is based on the switching frequency, so that if the NCV8870 is synchronized to twice the default switching frequency the soft start will last half as long.

### VDRV

An internal regulator provides the drive voltage for the gate driver. Bypass with a ceramic capacitor to ground to ensure fast turn on times. The capacitor should be between 0.1  $\mu$ F and 1  $\mu$ F, depending on switching speed and charge requirements of the external MOSFET.

## APPLICATION INFORMATION

### Design Methodology

This section details an overview of the component selection process for the NCV8870 in continuous conduction mode boost. It is intended to assist with the design process but does not remove all engineering design work. Many of the equations make heavy use of the small ripple approximation. This process entails the following steps:

1. Define Operational Parameters
2. Select Current Sense Resistor
3. Select Output Inductor
4. Select Output Capacitors
5. Select Input Capacitors
6. Select Feedback Resistors
7. Select Compensator Components

8. Select MOSFET(s)

9. Select Diode

10. Determine Feedback Loop Compensation Network

### 1. Define Operational Parameters

Before beginning the design, define the operating parameters of the application. These include:

$V_{IN(min)}$ : minimum input voltage [V]

$V_{IN(max)}$ : maximum input voltage [V]

$V_{OUT}$ : output voltage [V]

$I_{OUT(max)}$ : maximum output current [A]

$I_{CL}$ : desired typical cycle-by-cycle current limit [A]

From this the ideal minimum and maximum duty cycles can be calculated as follows:

$$D_{\min} = 1 - \frac{V_{IN(max)}}{V_{OUT}}$$

$$D_{\max} = 1 - \frac{V_{IN(min)}}{V_{OUT}}$$

Both duty cycles will actually be higher due to power loss in the conversion. The exact duty cycles will depend on conduction and switching losses. If the maximum input voltage is higher than the output voltage, the minimum duty cycle will be negative. This is because a boost converter cannot have an output lower than the input. In situations where the input is higher than the output, the output will follow the input, minus the diode drop of the output diode and the converter will not attempt to switch.

If the calculated  $D_{\max}$  is higher the  $D_{\max}$  of the NCV8870, the conversion will not be possible. It is important for a boost converter to have a restricted  $D_{\max}$ , because while the ideal conversion ration of a boost converter goes up to infinity as  $D$  approaches 1, a real converter's conversion ratio starts to decrease as losses overtake the increased power transfer. If the converter is in this range it will not be able to regulate properly.

If the following equation is not satisfied, the device will skip pulses at high  $V_{IN}$ :

$$\frac{D_{\min}}{f_s} \geq t_{on(min)}$$

Where:  $f_s$ : switching frequency [Hz]

$t_{on(min)}$ : minimum on time [s]

## 2. Select Current Sense Resistor

Current sensing for peak current mode control and current limit relies on the MOSFET current signal, which is measured with a ground referenced amplifier. The easiest method of generating this signal is to use a current sense resistor from the source of the MOSFET to device ground. The sense resistor should be selected as follows:

$$R_S = \frac{V_{CL}}{I_{CL}}$$

Where:  $R_S$ : sense resistor [ $\Omega$ ]

$V_{CL}$ : current limit threshold voltage [V]

$I_{CL}$ : desire current limit [A]

## 3. Select Output Inductor

The output inductor controls the current ripple that occurs over a switching period. A high current ripple will result in excessive power loss and ripple current requirements. A low current ripple will result in a poor control signal and a slow current slew rate in case of load steps. A good starting point for peak to peak ripple is around 20–40% of the inductor current at the maximum load at the worst case  $V_{IN}$ , but operation should be verified empirically. The worst case  $V_{IN}$  is half of  $V_{OUT}$ , or whatever  $V_{IN}$  is closest to half of  $V_{OUT}$ .

After choosing a peak current ripple value, calculate the inductor value as follows:

$$L = \frac{V_{IN(WC)} D_{WC}}{\Delta I_{L,max} f_s}$$

Where:  $V_{IN(WC)}$ :  $V_{IN}$  value as close as possible to half of  $V_{OUT}$  [V]

$D_{WC}$ : duty cycle at  $V_{IN(WC)}$

$\Delta I_{L,max}$ : maximum peak to peak ripple [A]

The maximum average inductor current can be calculated as follows:

$$I_{L,Avg} = \frac{V_{OUT} I_{OUT(max)}}{V_{IN(min)} \eta}$$

The Peak Inductor current can be calculated as follows:

$$I_{L,peak} = I_{L,Avg} + \frac{\Delta I_{L,max}}{2}$$

Where:  $I_{L,peak}$ : Peak inductor current value [A]

## 4. Select Output Capacitors

The output capacitors smooth the output voltage and reduce the overshoot and undershoot associated with line transients. The steady state output ripple associated with the output capacitors can be calculated as follows:

$$V_{OUT(ripple)} =$$

$$\frac{D I_{OUT(max)}}{f C_{OUT}} + \left( \frac{I_{OUT(max)}}{1 - D} + \frac{V_{IN(min)} D}{2 f L} \right) R_{ESR}$$

The capacitors need to survive an RMS ripple current as follows:

$$I_{Cout(RMS)} = I_{OUT} \sqrt{\frac{D_{WC}}{D'_{WC}} + \frac{D_{WC}}{12} \left( \frac{D'_{WC}}{\frac{L}{R_{OUT} \times T_{SW}}} \right)^2}$$

The use of parallel ceramic bypass capacitors is strongly encouraged to help with the transient response.

## 5. Select Input Capacitors

The input capacitor reduces voltage ripple on the input to the module associated with the ac component of the input current.

$$I_{Cin(RMS)} = \frac{V_{IN(min)}^2 D_{WC}}{L f_s V_{OUT} 2 \sqrt{3}}$$

## 6. Select Feedback Resistors

The feedback resistors form a resistor divider from the output of the converter to ground, with a tap to the feedback pin. During regulation, the divided voltage will equal  $V_{ref}$ . The lower feedback resistor can be chosen, and the upper feedback resistor value is calculated as follows:

$$R_{upper} = R_{lower} \frac{(V_{out} - V_{ref})}{V_{ref}}$$

The total feedback resistance ( $R_{upper} + R_{lower}$ ) should be in the range of  $1\text{ k}\Omega - 100\text{ k}\Omega$ .

## 7. Select Compensator Components

Current Mode control method employed by the NCV8870 allows the use of a simple, Type II compensation to optimize the dynamic response according to system requirements.

## 8. Select MOSFET(s)

In order to ensure the gate drive voltage does not drop out the MOSFET(s) chosen must not violate the following inequality:

$$Q_{g(total)} \leq \frac{I_{drv}}{f_s}$$

Where:  $Q_{g(total)}$ : Total Gate Charge of MOSFET(s) [C]

$I_{drv}$ : Drive voltage current [A]

$f_s$ : Switching Frequency [Hz]

The maximum RMS Current can be calculated as follows:

$$I_{Q(max)} = I_{out} \frac{\sqrt{D}}{D'}$$

The maximum voltage across the MOSFET will be the maximum output voltage, which is the higher of the maximum input voltage and the regulated output voltaged:

$$V_{Q(max)} = V_{OUT(max)}$$

## 9. Select Diode

The output diode rectifies the output current. The average current through diode will be equal to the output current:

$$I_{D(avg)} = I_{OUT(max)}$$

Additionally, the diode must block voltage equal to the higher of the output voltage and the maximum input voltage:

$$V_{D(max)} = V_{OUT(max)}$$

The maximum power dissipation in the diode can be calculated as follows:

$$P_D = V_{f(max)} I_{OUT(max)}$$

Where:  $P_d$ : Power dissipation in the diode [W]  
 $V_{f(max)}$ : Maximum forward voltage of the diode [V]

## 10. Determine Feedback Loop Compensation Network

The purpose of a compensation network is to stabilize the dynamic response of the converter. By optimizing the compensation network, stable regulation response is achieved for input line and load transients.

Compensator design involves the placement of poles and zeros in the closed loop transfer function. Losses from the boost inductor, MOSFET, current sensing and boost diode losses also influence the gain and compensation expressions. The OTA has an ESD protection structure ( $R_{ESD} \approx 502\text{ }\Omega$ , data not provided in the datasheet) located on the die between the OTA output and the IC package compensation pin (VC). The information from the OTA PWM feedback control signal ( $V_{CTRL}$ ) may differ from the IC-VC signal if  $R_2$  is of similar order of magnitude as  $R_{ESD}$ . The compensation and gain expressions which follow take influence from the OTA output impedance elements into account.

Type-I compensation is not possible due to the presence of  $R_{ESD}$ . The Figures 11 and 12 compensation networks correspond to a Type-II network in series with  $R_{ESD}$ . The resulting control-output transfer function is an accurate mathematical model of the IC in a boost converter topology. The model does have limitations and a more accurate SPICE model should be considered for a more detailed analysis:

- The attenuating effect of large value ceramic capacitors in parallel with output electrolytic capacitor ESR is not considered in the equations.
- The CCM Boost control-output transfer function includes operating efficiency as a correction factor to improve modeling accuracy under low input voltage and high output current operating conditions where operating losses becomes significant.

## NCV8870



Figure 11. NCV8870 Boost Converter OTA and Compensation



Figure 12. NCV8870 Flyback Converter OTA and Compensation

The following equations may be used to select compensation components  $R_2$ ,  $C_1$ ,  $C_2$  for Figures 11 & 12 power supply. Required input design parameters for analysis are:

$V_d$  = Output diode  $V_f$  (V)

$V_{IN}$  = Power supply input voltage (V)

$N = N_s/N_p$  (Flyback transformer turns ratio)

$R_i$  = Current sense resistor ( $\Omega$ )

$R_{DS(on)}$  = MOSFET  $R_{DS(on)}$  ( $\Omega$ )

$(R_{sw\_eq} = R_{DS(on)} + R_i)$  for the boost continuous conduction mode (CCM) expressions)

$C_{OUT}$  = Bulk output capacitor value (F) $r_{CF}$  = Bulk output capacitor ESR ( $\Omega$ ) $R_{OUT}$  = Equivalent resistance of output load ( $\Omega$ ) $P_{out}$  = Output Power (W) $L$  = Boost inductor value or flyback transformer primary side inductance (H) $r_L$  = Boost inductor ESR ( $\Omega$ ) $T_s = 1/f_s$ , where  $f_s$  = clock frequency (Hz) $R_I$  and  $R_{low}$  = Feedback resistor divider values used to set the output voltage ( $\Omega$ ) $V_{OUT}$  = Device specific output voltage (defined by  $R_1$  and  $R_{low}$  values) (V) $R_0$  = OTA output resistance = 3  $M\Omega$  $S_a$  = IC slope compensation (e.g. 33 mV/ $\mu$ s for NCV887001) $g_m$  = OTA transconductance = 1.2 mS $D$  = Controller duty ratio $D' = 1 - D$ 

Necessary equations for describing the modulator gain ( $V_{ctrl}$ -to- $V_{out}$  gain)  $H_{ctrl\_output}(f)$  are described next. Boost continuous conduction mode (CCM) and discontinuous conduction mode (DCM) transfer function expressions are summarized in Table 1. Flyback CCM and DCM transfer function expressions are summarized in Table 2.

**Table 1. BOOST CCM AND DCM TRANSFER FUNCTION EXPRESSIONS**

|                                                 | CCM                                                                                                                                                                                                                                                                                         | DCM                                                                 |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Duty Ratio ( $D$ )                              | $\frac{2R_{OUT}V_dV_{IN} - \left[ R_{sw\_eq} + R_{OUT} \left( \frac{V_{IN}}{V_{OUT}} - 2 \right) \right] V_{OUT}^2}{-V_{OUT} \sqrt{R_{OUT} \left( R_{OUT}V_{IN}^2 + 2R_{sw\_eq}V_{IN}V_{OUT} - 4V_dR_{sw\_eq}V_{IN} \right) + R_{sw\_eq}^2V_{OUT}^2}}$<br>$2R_{OUT}(V_{OUT}^2 + V_dV_{IN})$ | $\sqrt{2\tau_L M(M - 1)}$<br>Where: $\tau_L = \frac{L}{R_{OUT}T_s}$ |
| $V_{OUT}/V_{IN}$ DC Conversion Ratio ( $M$ )    | $\frac{1}{1 - D} \left[ 1 - \frac{(1 - D)V_d}{V_{out}} \right] \left[ \frac{1}{1 + \frac{1}{(1 - D)^2 \left( \frac{r_L + DR_{sw\_eq}}{R_{OUT}} \right)}} \right]$                                                                                                                           | $\frac{1}{2} \left( 1 + \sqrt{1 + \frac{2D^2}{\tau_L}} \right)$     |
| Inductor On-slope ( $S_n$ ), V/s                | $\frac{V_{IN} - I_{Lave}(r_L + R_{sw\_eq})}{L} R_i$<br>Where average inductor current: $I_{Lave} = \frac{P_{out}}{V_{IN}\eta}$                                                                                                                                                              | $\frac{V_{IN}}{L} R_i$                                              |
| Compensation Ramp ( $m_c$ )                     | $1 + \frac{S_a}{S_n}$                                                                                                                                                                                                                                                                       | $1 + \frac{S_a}{S_n}$                                               |
| $C_{out}$ ESR Zero ( $\omega_{Z1}$ )            | $\frac{1}{r_{CF} C_{OUT}}$                                                                                                                                                                                                                                                                  | $\frac{1}{r_{CF} C_{OUT}}$                                          |
| Right-Half-Plane Zero ( $\omega_{Z2}$ )         | $\frac{(1 - D)^2}{L} \left( R_{OUT} - \frac{r_{CF} R_{OUT}}{r_{CF} + R_{OUT}} \right) - \frac{r_L}{L}$                                                                                                                                                                                      | $\frac{R_{OUT}}{M^2 L}$                                             |
| Low Frequency Modulator Pole ( $\omega_{p1}$ )  | $\frac{\frac{2}{R_{OUT}} + \frac{T_s}{LM^3} m_c}{C_{OUT}}$                                                                                                                                                                                                                                  | $\frac{1}{R_{CF} C_{OUT}} \cdot \frac{2M - 1}{M - 1}$               |
| High Frequency Modulator Pole ( $\omega_{p2}$ ) | $-$                                                                                                                                                                                                                                                                                         | $2F_{SW} \left( \frac{1 - \frac{1}{M}}{D} \right)^2$                |
| Sampling Double Pole ( $\omega_n$ )             | $\frac{\pi}{T_s}$                                                                                                                                                                                                                                                                           | $-$                                                                 |

**Table 1. BOOST CCM AND DCM TRANSFER FUNCTION EXPRESSIONS** (continued)

|                                                            | CCM                                                                                                                                                                                                                                                   | DCM                                                                                                                                                                                                       |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sampling Quality Coefficient ( $Q_p$ )                     | $\frac{1}{\pi(m_c(1 - D) - 0.5)}$                                                                                                                                                                                                                     | -                                                                                                                                                                                                         |
| $F_m$                                                      | $\frac{1}{2M + \frac{R_{OUT}T_s}{LM^2} \left( \frac{1}{2} + \frac{S_a}{S_n} \right)}$                                                                                                                                                                 | $\frac{1}{S_n m_c T_s}$                                                                                                                                                                                   |
| $H_d$                                                      | $\frac{\eta R_{OUT}}{R_i}$                                                                                                                                                                                                                            | $\frac{2V_{OUT}}{D} \cdot \frac{M - 1}{2M - 1}$                                                                                                                                                           |
| Control-Output Transfer Function ( $H_{ctrl\_output}(f)$ ) | $F_m H_d \frac{\left(1 + j \frac{2\pi f}{\omega_{z1}}\right) \left(1 - j \frac{2\pi f}{\omega_{z2}}\right)}{\left(1 + j \frac{2\pi f}{\omega_{p1}}\right) \left(1 + j \frac{2\pi f}{\omega_n Q_p} + \left(j \frac{2\pi f}{\omega_n}\right)^2\right)}$ | $F_m H_d \frac{\left(1 + j \frac{2\pi f}{\omega_{z1}}\right) \left(1 - j \frac{2\pi f}{\omega_{z2}}\right)}{\left(1 + j \frac{2\pi f}{\omega_{p1}}\right) \left(1 + j \frac{2\pi f}{\omega_{p2}}\right)}$ |

**Table 2. FLYBACK CCM AND DCM TRANSFER FUNCTION EXPRESSIONS**

|                                                            | CCM                                                                                                                                                         | DCM                                                                                                                                                                                                       |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Duty ratio (D)                                             | $\frac{V_{OUT}}{V_{OUT} + NV_{IN}}$                                                                                                                         | $\frac{V_{OUT}}{NV_{IN}} \sqrt{2\tau_L}$<br>Where: $\tau_L = \frac{N^2 L_p}{T_s R_{OUT}}$                                                                                                                 |
| $V_{OUT}/V_{IN}$ DC Conversion Ratio (M)                   | $\frac{N \cdot D}{1 - D}$                                                                                                                                   | $\frac{N \cdot D}{\sqrt{2 \cdot \tau_L}}$                                                                                                                                                                 |
| Inductor On-slope ( $S_n$ ), V/s                           | $\frac{V_{IN}}{L_p} R_i$                                                                                                                                    | $\frac{V_{IN}}{L_p} R_i$                                                                                                                                                                                  |
| Compensation Ramp ( $m_c$ )                                | $1 + \frac{S_a}{S_n}$                                                                                                                                       | $1 + \frac{S_a}{S_n}$                                                                                                                                                                                     |
| $C_{out}$ ESR Zero ( $\omega_{z1}$ )                       | $\frac{1}{r_{CF} C_{OUT}}$                                                                                                                                  | $\frac{1}{r_{CF} C_{OUT}}$                                                                                                                                                                                |
| Right-Half-Plane Zero ( $\omega_{z2}$ )                    | $\frac{(1 - D)^2 R_{OUT}}{D L_p N^2}$                                                                                                                       | $\frac{R_{OUT}}{N^2 L_p} \cdot \frac{1}{M(M + 1)}$                                                                                                                                                        |
| Modulator Pole ( $\omega_{p1}$ )                           | $\frac{\frac{D'^3}{\tau_L} \left(1 + 2 \frac{S_a}{S_n}\right) + 1 + D}{R_{OUT} C_{OUT}}$                                                                    | $\frac{2}{R_{OUT} C_{OUT}}$                                                                                                                                                                               |
| $\omega_{p2}$                                              | -                                                                                                                                                           | $2F_{SW} \left( \frac{\frac{1}{D}}{1 + \frac{1}{M}} \right)^2$                                                                                                                                            |
| $F_m$                                                      | $\frac{1}{\frac{D'^2}{\tau_L} \left(1 + 2 \frac{S_a}{S_n}\right) + 2M + 1}$                                                                                 | $\frac{1}{S_n m_c T_s}$                                                                                                                                                                                   |
| $H_d$                                                      | $\frac{R_{OUT}}{R_i N}$                                                                                                                                     | $V_{IN} \sqrt{\frac{1}{2\tau_L}}$                                                                                                                                                                         |
| Control-output Transfer Function ( $H_{ctrl\_output}(f)$ ) | $F_m H_d \frac{\left(1 + j \frac{2\pi f}{\omega_{z1}}\right) \left(1 - j \frac{2\pi f}{\omega_{z2}}\right)}{\left(1 + j \frac{2\pi f}{\omega_{p1}}\right)}$ | $F_m H_d \frac{\left(1 + j \frac{2\pi f}{\omega_{z1}}\right) \left(1 - j \frac{2\pi f}{\omega_{z2}}\right)}{\left(1 + j \frac{2\pi f}{\omega_{p1}}\right) \left(1 + j \frac{2\pi f}{\omega_{p2}}\right)}$ |

Once the desired cross-over frequency ( $f_c$ ) gain adjustment and necessary phase boost are determined from the  $H_{ctrl\_output}(f)$  gain and phase plots, the Table 3 equations may be used. It should be noted that minor compensation

component value adjustments may become necessary when  $R_2 \leq \sim 10 \cdot R_{esd}$  as a result of approximations for determining components  $R_2$ ,  $C_1$ ,  $C_2$ .

**Table 3. OTA COMPENSATION TRANSFER FUNCTION AND COMPENSATION VALUES**

|                                                                                    |                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Desired OTA Gain at Cross-over Frequency $f_c$ ( $G$ )                             | $\frac{\text{desired } G_{fc\_gain\_db}}{10 \quad 20}$                                                                                                                                                            |
| Desired Phase Boost at Cross-over Frequency $f_c$ ( <b>boost</b> )                 | $\left( \theta_{\text{margin}} - \arg(H_{ctrl\_output}(f_c)) \frac{180^\circ}{\pi} - 90^\circ \right) \frac{\pi}{180^\circ}$                                                                                      |
| Select OTA Compensation Zero to Coincide with Modulator Pole at $f_{p1}$ ( $f_z$ ) | $\frac{\omega_{p1e}}{2\pi}$                                                                                                                                                                                       |
| Resulting OTA High Frequency Pole Placement ( $f_p$ )                              | $\frac{f_z f_c + f_c^2 \tan(\text{boost})}{f_c - f_z \tan(\text{boost})}$                                                                                                                                         |
| Compensation Resistor $R_2$                                                        | $\frac{f_p G}{f_p - f_z} \frac{V_{\text{OUT}}}{1.2 g_m} \frac{\sqrt{1 + \left(\frac{f_c}{f_p}\right)^2}}{\sqrt{1 + \left(\frac{f_z}{f_p}\right)^2}}$                                                              |
| Compensation Capacitor $C_1$                                                       | $\frac{1}{2\pi f_z R_2}$                                                                                                                                                                                          |
| Compensation Capacitor $C_2$                                                       | $\frac{1}{2\pi f_p G} \cdot \frac{R_{\text{low}} g_m}{R_{\text{low}} + R_1}$                                                                                                                                      |
| OTA DC Gain ( $G_{0\_OTA}$ )                                                       | $\frac{R_{\text{low}}}{R_{\text{low}} + R_1} \cdot g_m \cdot R_0$                                                                                                                                                 |
| Low Frequency Zero ( $\omega_{z1e}$ )                                              | $\frac{1}{2} \frac{(R_2 + R_{\text{esd}})}{R_2 R_{\text{esd}} C_2} \left[ 1 - \sqrt{1 - 4 \frac{R_2 R_{\text{esd}} C_2}{(R_2 + R_{\text{esd}})^2 C_1}} \right]$                                                   |
| High Frequency Zero ( $\omega_{z2e}$ )                                             | $\frac{1}{2} \frac{(R_2 + R_{\text{esd}})}{R_2 R_{\text{esd}} C_2} \left[ 1 + \sqrt{1 - 4 \frac{R_2 R_{\text{esd}} C_2}{(R_2 + R_{\text{esd}})^2 C_1}} \right]$                                                   |
| Low Frequency Pole ( $\omega_{p1e}$ )                                              | $\frac{1}{2} \frac{(R_0 + R_2 + R_{\text{esd}})}{R_2 (R_0 + R_{\text{esd}}) C_2} \left[ 1 - \sqrt{1 - 4 \frac{R_2 (R_0 + R_{\text{esd}}) C_2}{(R_0 + R_2 + R_{\text{esd}})^2 C_1}} \right]$                       |
| High Frequency Pole ( $\omega_{p2e}$ )                                             | $\frac{1}{2} \frac{(R_0 + R_2 + R_{\text{esd}})}{R_2 (R_0 + R_{\text{esd}}) C_2} \left[ 1 + \sqrt{1 - 4 \frac{R_2 (R_0 + R_{\text{esd}}) C_2}{(R_0 + R_2 + R_{\text{esd}})^2 C_1}} \right]$                       |
| OTA Transfer Function ( $G_{OTA}(f)$ )                                             | $-G_{0\_OTA} \frac{\left(1 + j \frac{2\pi f}{\omega_{z1e}}\right) \left(1 + j \frac{2\pi f}{\omega_{z2e}}\right)}{\left(1 + j \frac{2\pi f}{\omega_{p1e}}\right) \left(1 + j \frac{2\pi f}{\omega_{p2e}}\right)}$ |

The open-loop-response in closed-loop form to verify the gain/phase margins may be obtained from the following expression.

$$T(f) = G_{OTA}(f) H_{ctrl\_output}(f)$$

#### Low Voltage Operation

If the input voltage drops below the UVLO or MOSFET threshold voltage, another voltage may be used to power the

device. Simply connect the voltage you would like to boost to the inductor and connect the stable voltage to the VIN pin of the device. In boost configuration, the output of the converter can be used to power the device. In some cases it may be desirable to connect 2 sources to VIN pin, which can be accomplished simply by connecting each of the sources through a diode to the VIN pin.



SCALE 1:1

SOIC-8 NB  
CASE 751-07  
ISSUE AK

DATE 16 FEB 2011



## NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

| DIM | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
|     | MIN         | MAX  | MIN       | MAX   |
| A   | 4.80        | 5.00 | 0.189     | 0.197 |
| B   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| H   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| M   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

## SOLDERING FOOTPRINT\*



SCALE 6:1 (mm/inches)

GENERIC  
MARKING DIAGRAM\*

IC (Pb-Free)



Discrete (Pb-Free)

XXXXX = Specific Device Code  
 A = Assembly Location  
 L = Wafer Lot  
 Y = Year  
 W = Work Week  
 ■ = Pb-Free Package

XXXXXX = Specific Device Code  
 A = Assembly Location  
 Y = Year  
 WW = Work Week  
 ■ = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## STYLES ON PAGE 2

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOIC-8 NB   | PAGE 1 OF 2                                                                                                                                                                         |

**onsemi** and **Onsemi** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**SOIC-8 NB**  
**CASE 751-07**  
**ISSUE AK**

DATE 16 FEB 2011

|                                                                                                                                                                                            |                                                                                                                                                                                   |                                                                                                                                                                             |                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1:<br>PIN 1. Emitter<br>2. Collector<br>3. Collector<br>4. Emitter<br>5. Emitter<br>6. Base<br>7. Base<br>8. Emitter                                                                 | STYLE 2:<br>PIN 1. Collector, Die, #1<br>2. Collector, #1<br>3. Collector, #2<br>4. Collector, #2<br>5. Base, #2<br>6. Emitter, #2<br>7. Base, #1<br>8. Emitter, #1               | STYLE 3:<br>PIN 1. Drain, Die #1<br>2. Drain, #1<br>3. Drain, #2<br>4. Drain, #2<br>5. Gate, #2<br>6. Source, #2<br>7. Gate, #1<br>8. Source, #1                            | STYLE 4:<br>PIN 1. Anode<br>2. Anode<br>3. Anode<br>4. Anode<br>5. Anode<br>6. Anode<br>7. Anode<br>8. Common Cathode                                                                           |
| STYLE 5:<br>PIN 1. Drain<br>2. Drain<br>3. Drain<br>4. Drain<br>5. Gate<br>6. Gate<br>7. Source<br>8. Source                                                                               | STYLE 6:<br>PIN 1. Source<br>2. Drain<br>3. Drain<br>4. Source<br>5. Source<br>6. Gate<br>7. Gate<br>8. Source                                                                    | STYLE 7:<br>PIN 1. Input<br>2. External Bypass<br>3. Third Stage Source<br>4. Ground<br>5. Drain<br>6. Gate 3<br>7. Second Stage Vd<br>8. First Stage Vd                    | STYLE 8:<br>PIN 1. Collector, Die #1<br>2. Base, #1<br>3. Base, #2<br>4. Collector, #2<br>5. Collector, #2<br>6. Emitter, #2<br>7. Emitter, #1<br>8. Collector, #1                              |
| STYLE 9:<br>PIN 1. Emitter, Common<br>2. Collector, Die #1<br>3. Collector, Die #2<br>4. Emitter, Common<br>5. Emitter, Common<br>6. Base, Die #2<br>7. Base, Die #1<br>8. Emitter, Common | STYLE 10:<br>PIN 1. Ground<br>2. Bias 1<br>3. Output<br>4. Ground<br>5. Ground<br>6. Bias 2<br>7. Input<br>8. Ground                                                              | STYLE 11:<br>PIN 1. Source 1<br>2. Gate 1<br>3. Source 2<br>4. Gate 2<br>5. Drain 2<br>6. Drain 2<br>7. Drain 1<br>8. Drain 1                                               | STYLE 12:<br>PIN 1. Source<br>2. Source<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                                 |
| STYLE 13:<br>PIN 1. N.C.<br>2. Source<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                              | STYLE 14:<br>PIN 1. N-Source<br>2. N-Gate<br>3. P-Source<br>4. P-Gate<br>5. P-Drain<br>6. P-Drain<br>7. N-Drain<br>8. N-Drain                                                     | STYLE 15:<br>PIN 1. Anode 1<br>2. Anode 1<br>3. Anode 1<br>4. Anode 1<br>5. Cathode, Common<br>6. Cathode, Common<br>7. Cathode, Common<br>8. Cathode, Common               | STYLE 16:<br>PIN 1. Emitter, Die #1<br>2. Base, Die #1<br>3. Emitter, Die #2<br>4. Base, Die #2<br>5. Collector, Die #2<br>6. Collector, Die #2<br>7. Collector, Die #1<br>8. Collector, Die #1 |
| STYLE 17:<br>PIN 1. VCC<br>2. V2OUT<br>3. V1OUT<br>4. TXE<br>5. RXE<br>6. VEE<br>7. GND<br>8. ACC                                                                                          | STYLE 18:<br>PIN 1. Anode<br>2. Anode<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Cathode<br>8. Cathode                                                                 | STYLE 19:<br>PIN 1. Source 1<br>2. Gate 1<br>3. Source 2<br>4. Gate 2<br>5. Drain 2<br>6. Mirror 2<br>7. Drain 1<br>8. Mirror 1                                             | STYLE 20:<br>PIN 1. Source (N)<br>2. Gate (N)<br>3. Source (P)<br>4. Gate (P)<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                   |
| STYLE 21:<br>PIN 1. Cathode 1<br>2. Cathode 2<br>3. Cathode 3<br>4. Cathode 4<br>5. Cathode 5<br>6. Common Anode<br>7. Common Anode<br>8. Cathode 6                                        | STYLE 22:<br>PIN 1. I/O Line 1<br>2. Common Cathode/VCC<br>3. Common Cathode/VCC<br>4. I/O Line 3<br>5. Common Anode/GND<br>6. I/O Line 4<br>7. I/O Line 5<br>8. Common Anode/GND | STYLE 23:<br>PIN 1. Line 1 IN<br>2. Common Anode/GND<br>3. Common Anode/GND<br>4. Line 2 IN<br>5. Line 2 OUT<br>6. Common Anode/GND<br>7. Common Anode/GND<br>8. Line 1 OUT | STYLE 24:<br>PIN 1. Base<br>2. Emitter<br>3. Collector/Anode<br>4. Collector/Anode<br>5. Cathode<br>6. Cathode<br>7. Collector/Anode<br>8. Collector/Anode                                      |
| STYLE 25:<br>PIN 1. VIN<br>2. N/C<br>3. REXT<br>4. GND<br>5. IOUT<br>6. IOUT<br>7. IOUT<br>8. IOUT                                                                                         | STYLE 26:<br>PIN 1. GND<br>2. dv/dt<br>3. Enable<br>4. ILIMIT<br>5. Source<br>6. Source<br>7. Source<br>8. VCC                                                                    | STYLE 27:<br>PIN 1. ILIMIT<br>2. OVLO<br>3. UVLO<br>4. INPUT+<br>5. Source<br>6. Source<br>7. Source<br>8. Drain                                                            | STYLE 28:<br>PIN 1. SW_TO_GND<br>2. DASIC_OFF<br>3. DASIC_SW_DET<br>4. GND<br>5. V_MON<br>6. VBUCK<br>7. VBUCK<br>8. VIN                                                                        |
| STYLE 29:<br>PIN 1. Base, Die #1<br>2. Emitter, #1<br>3. Base, #2<br>4. Emitter, #2<br>5. Collector, #2<br>6. Collector, #2<br>7. Collector, #1<br>8. Collector, #1                        | STYLE 30:<br>PIN 1. Drain 1<br>2. Drain 1<br>3. Gate 2<br>4. Source 2<br>5. Source 1/Drain 2<br>6. Source 1/Drain 2<br>7. Source 1/Drain 2<br>8. Gate 1                           |                                                                                                                                                                             |                                                                                                                                                                                                 |

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOIC-8 NB   | PAGE 2 OF 2                                                                                                                                                                         |

**onsemi** and **OnSemi** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)



# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[onsemi](#):

[NCV887001D1R2G](#)